# Nonvolatile, ${ }^{1}$ ²-Compatible 256-Position, Digital Potentiometer 

## FEATURES

## Nonvolatile memory maintains wiper settings

 256-positionThin LFCSP-10 ( $\mathbf{3} \mathrm{mm} \times 3 \mathrm{~mm} \times 0.8 \mathrm{~mm}$ ) package Compact MSOP-10 ( $3 \mathrm{~mm} \times 4.9 \mathrm{~mm} \times 1.1 \mathrm{~mm}$ ) package $1^{2} \mathbf{C}^{\oplus}$-compatible interface
$V_{\text {LoGIc }}$ pin provides increased interface flexibility End-to-end resistance $\mathbf{5} \mathbf{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ Resistance tolerance stored in EEPROM ( $0.1 \%$ accuracy)
Power-on EEPROM refresh time < 1 ms

## Software write protect command

Address Decode Pin AD0 and Pin AD1 allow
4 packages per bus
100-year typical data retention at $55^{\circ} \mathrm{C}$
Wide operating temperature $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
3 V to 5 V single supply

## APPLICATIONS

LCD panel $\mathrm{V}_{\text {сом }}$ adjustment
LCD panel brightness and contrast control
Mechanical potentiometer replacement in new designs
Programmable power supplies
RF amplifier biasing
Automotive electronics adjustment
Gain control and offset adjustment
Fiber to the home systems
Electronics level settings

## GENERAL DESCRIPTION

The AD5259 provides a compact, nonvolatile LFCSP-10 ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) or MSOP-10 ( $3 \mathrm{~mm} \times 4.9 \mathrm{~mm}$ ) packaged solution for 256 -position adjustment applications. These devices perform the same electronic adjustment function as mechanical potentiometers ${ }^{1}$ or variable resistors, but with enhanced resolution and solid-state reliability.

The wiper settings are controllable through an $\mathrm{I}^{2} \mathrm{C}$-compatible digital interface that is also used to read back the wiper register and EEPROM content. Resistor tolerance is also stored within EEPROM, providing an end-to-end tolerance accuracy of $0.1 \%$.

A separate $V_{\text {LOGIC }}$ pin delivers increased interface flexibility. For users who need multiple parts on one bus, Address Bit AD0 and Address Bit AD1 allow up to four devices on the same bus.

## Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

FUNCTIONAL BLOCK DIAGRAMS


Figure 1. Block Diagram


Figure 2. Block Diagram Showing Level Shifters

CONNECTION DIAGRAM


Figure 3. Pinout

[^0][^1]
## AD5259

## TABLE OF CONTENTS

Specifications ..... 3
Electrical Characteristics ..... 3
Timing Characteristics ..... 5
Absolute Maximum Ratings .....  6
ESD Caution ..... 6
Pin Configuration and Function Descriptions ..... 7
Typical Performance Characteristics .....  8
Test Circuits ..... 13
Theory of Operation ..... 14
Programming the Variable Resistor ..... 14
Programming the Potentiometer Divider ..... 14
$\mathrm{I}^{2} \mathrm{C}$-Compatible Interface ..... 15
Writing ..... 15
Storing/Restoring ..... 15
Reading ..... 15
REVISION HISTORY
7/05 - Rev. 0 to Rev. A
Added 10-Lead LFCSP ..... Universal
Changes to Features Section and
General Description Section .....  1
Changes to Table 1 ..... 3
Changes to Table 2 and Added Figure 4 ..... 5
Changes to Table 4 ..... 7
Changes to Figure 27 Caption ..... 11
Changes to Theory of Operation Section. ..... 14
Changes to $\mathrm{I}^{2} \mathrm{C}$-Compatible Interface Section ..... 15
Changes to Table 5 ..... 16
Changes to Multiple Devices on One Bus Section ..... 19
Updated Figure 49 Caption ..... 21
Changes to Ordering Guide ..... 21
2/05 - Revision 0: Initial Version
$\mathrm{I}^{2} \mathrm{C}$-Compatible Format ..... 16
Generic Interface ..... 16
Write Modes ..... 16
Read Modes ..... 17
Store/Restore Modes ..... 17
Tolerance Readback Modes ..... 18
ESD Protection of Digital Pins and Resistor Terminals ..... 19
Power-Up Sequence ..... 19
Layout and Power Supply Bypassing ..... 19
Multiple Devices on One Bus ..... 19
Evaluation Board ..... 19
Display Applications ..... 20
Circuitry ..... 20
Outline Dimensions ..... 21
Ordering Guide ..... 21

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {LOGIC }}=5 \mathrm{~V} \pm 10 \%$ or $3 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}} ; \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS: RHEOSTAT MODE |  |  |  |  |  |  |
| Resistor Differential Nonlinearity | R-DNL | Rwb, $\mathrm{V}_{\mathrm{A}}=$ no connect |  |  |  | LSB |
| $5 \mathrm{k} \Omega$ |  |  | -1 | $\pm 0.2$ | +1 |  |
| $10 \mathrm{k} \Omega$ |  |  | -1 | $\pm 0.1$ | +1 |  |
| $50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ |  |  | -0.5 | $\pm 0.1$ | +0.5 |  |
| Resistor Integral Nonlinearity | R-INL | Rwb, $\mathrm{V}_{\mathrm{A}}=$ no connect |  |  |  | LSB |
| $5 \mathrm{k} \Omega$ |  |  | -4 | $\pm 0.3$ | +4 |  |
| $10 \mathrm{k} \Omega$ |  |  | -2 | $\pm 0.2$ | +2 |  |
| $50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ |  |  | -1 | $\pm 0.4$ | +1 |  |
| Nominal Resistor Tolerance | $\Delta \mathrm{R}_{\text {AB }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}$ D $=5.5 \mathrm{~V}$ | -30 |  | +30 | \% |
| Resistance Temperature Coefficient | $\begin{aligned} & \left(\Delta R_{A B} \times 10^{6}\right) / \\ & \left(\mathrm{R}_{A B} \times \Delta \mathrm{T}\right) \end{aligned}$ | Code $=0 \times 00 / 0 \times 80$ |  | 500/15 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Total Wiper Resistance | $\mathrm{R}_{\text {wB }}$ | Code $=0 \times 00$ |  | 75 | 350 | $\Omega$ |
| DC CHARACTERISTICS: POTENTIOMETER DIVIDER MODE |  |  |  |  |  |  |
| Differential Nonlinearity | DNL |  |  |  |  | LSB |
| $5 \mathrm{k} \Omega$ |  |  | -1 | $\pm 0.2$ | +1 |  |
| $10 \mathrm{k} \Omega$ |  |  | -0.5 | $\pm 0.1$ | +0.5 |  |
| $50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ |  |  | -0.5 | $\pm 0.2$ | +0.5 |  |
| Integral Nonlinearity | INL |  |  |  |  | LSB |
| $5 \mathrm{k} \Omega$ |  |  | -1 | $\pm 0.2$ | +1 |  |
| $10 \mathrm{k} \Omega$ |  |  | -0.5 | $\pm 0.1$ | +0.5 |  |
| $50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ |  |  | -0.5 | $\pm 0.1$ | +0.5 |  |
| Full-Scale Error | $V_{\text {wfSE }}$ | Code $=0 \times F F$ |  |  |  | LSB |
| $5 \mathrm{k} \Omega$ |  |  | -7 | -3 | 0 |  |
| $10 \mathrm{k} \Omega$ |  |  | -4 | -1.5 | 0 |  |
| $50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ |  |  | -1 | -0.4 | 0 |  |
| Zero-Scale Error | $V_{\text {wZSE }}$ | Code $=0 \times 00$ |  |  |  | LSB |
| $5 \mathrm{k} \Omega$ |  |  | 0 | 2.5 | 4 |  |
| $10 \mathrm{k} \Omega$ |  |  | 0 | 1 | 3 |  |
| $50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega$ |  |  | 0 | 0.2 | 0.5 |  |
| Voltage Divider Temperature Coefficient | $\begin{aligned} & \left(\Delta \mathrm{V}_{\mathrm{w}} \times 10^{6}\right) / \\ & \left(\mathrm{V}_{\mathrm{w}} \times \Delta \mathrm{T}\right) \end{aligned}$ | Code $=0 \times 00 / 0 \times 80$ |  | 60/5 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| RESISTOR TERMINALS |  |  |  |  |  |  |
| Voltage Range | $\mathrm{V}_{\mathrm{A}, \mathrm{B}, \mathrm{W}}$ |  | GND |  | $V_{D D}$ | $v$ |
| Capacitance A, B | $\mathrm{C}_{\mathrm{A}, \mathrm{B}}$ | $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, code $=0 \times 80$ |  | 45 |  | pF |
| Capacitance W | $C_{w}$ | $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, code $=0 \times 80$ |  | 60 |  | pF |
| Common-Mode Leakage | Icm | $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{DD}} / 2$ |  | 10 |  | nA |


| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS AND OUTPUTS <br> Input Logic High <br> Input Logic Low <br> Leakage Current <br> SDA, AD0, AD1 <br> SCL - Logic High <br> SCL - Logic Low | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{I}_{\mathrm{IL}} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=0 \mathrm{~V} \text { or } 5 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{N}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{N}}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.7 \times \mathrm{V}_{\mathrm{L}} \\ & -0.5 \\ & \\ & -2.5 \end{aligned}$ | $\begin{aligned} & 0.01 \\ & -1.3 \\ & 0.01 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{L}}+0.5 \\ & 0.3 \times \mathrm{V}_{\mathrm{L}} \\ & \\ & \pm 1 \\ & +1 \\ & \pm 1 \\ & \hline \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ |
| Input Capacitance | $\mathrm{Cl}_{\text {IL }}$ |  |  | 5 |  | pF |
| POWER SUPPLIES <br> Power Supply Range <br> Positive Supply Current Logic Supply | VD IDD VLogic |  | $\begin{aligned} & 2.7 \\ & 2.7 \\ & \hline \end{aligned}$ | $0.1$ | $\begin{aligned} & 5.5 \\ & 2 \\ & 5.5 \end{aligned}$ | V <br> $\mu \mathrm{A}$ <br> V |
| Logic Supply Current <br> Programming Mode Current (EEPROM) <br> Power Dissipation <br> Power Supply Rejection Ratio | ILogic <br> lıogi(PROG) <br> PDISS <br> PSRR | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{H}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{LL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=+5 \mathrm{~V} \pm 10 \%, \text { code }=0 \times 80 \end{aligned}$ |  | $\begin{aligned} & \hline 3 \\ & 35 \\ & 15 \\ & \pm 0.005 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 6 \\ & \\ & 40 \\ & \pm 0.06 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ <br> mA <br> $\mu \mathrm{W}$ <br> \%/\% |
| DYNAMIC CHARACTERISTICS <br> Bandwidth -3 dB <br> Total Harmonic Distortion <br> $V_{w}$ Settling Time <br> Resistor Noise Voltage Density | BW <br> THD w <br> ts <br> $\mathrm{e}_{\mathrm{N}, \mathrm{wb}}$ | $\begin{aligned} & \text { Code }=0 \times 80 \\ & R_{A B}=5 \mathrm{k} \Omega \\ & R_{A B}=10 \mathrm{k} \Omega \\ & R_{A B}=50 \mathrm{k} \Omega \\ & R_{A B}=100 \mathrm{k} \Omega \\ & \mathrm{R}_{A B}=10 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{A}}=1 \mathrm{Vrms}, \\ & \mathrm{~V}_{B}=0, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{A B}=10 \mathrm{k} \Omega, \mathrm{~V}_{A B}=5 \mathrm{~V}, \\ & \pm 1 \mathrm{LSB} \text { error band } \\ & \mathrm{R}_{W B}=5 \mathrm{k} \Omega, \mathrm{f}=1 \mathrm{kHz} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 2000 \\ & 800 \\ & 160 \\ & 80 \\ & 0.01 \\ & 500 \\ & \\ & 9 \\ & \hline \end{aligned}$ |  | kHz <br> kHz <br> kHz <br> kHz <br> \% <br> ns <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |

[^2]
## TIMING CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {LOGIC }}=5 \mathrm{~V} \pm 10 \%$ or $3 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{DD}} ; \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.


[^3]

Figure 4. $I^{2}$ C Interface Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Value |
| :---: | :---: |
| $\mathrm{V}_{\text {DD }}, \mathrm{V}_{\text {LoGic }}$ to GND | -0.3 V to +7 V |
| $V_{A}, V_{B}, V_{W}$ to GND | GND - 0.3 V, $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| $I_{\text {max }}$ |  |
| Pulsed ${ }^{1}$ | $\pm 20 \mathrm{~mA}$ |
| Continuous | $\pm 5 \mathrm{~mA}$ |
| Digital Inputs and Output Voltage to GND | 0 V to 7 V |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature (Tлмах) | $150^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |
| Thermal Resistance ${ }^{2}$ $\theta_{\mathrm{JA}}: \text { MSOP-10 }$ | $200^{\circ} \mathrm{C} / \mathrm{W}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{1}$ Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the $A, B$, and $W$ terminals at a given resistance.
${ }^{2}$ Package power dissipation $=\left(T_{J M A X}-T_{A}\right) / \theta_{J A}$.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. Pin Configuration

Table 4. Pin Function Descriptions

| Pin | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | W | W Terminal, GND $\leq \mathrm{V}_{\mathrm{W}} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 2 | ADO | Programmable Pin 0 for Multiple Package Decoding. State is registered on power-up. |
| 3 | AD1 | Programmable Pin 1 for Multiple Package Decoding. State is registered on power-up. |
| 4 | SDA | Serial Data Input/Output. |
| 5 | SCL | Serial Clock Input. Positive edge triggered. |
| 6 | VLoGIC | Logic Power Supply. |
| 7 | GND | Digital Ground. |
| 8 | VDD | Positive Power Supply. |
| 9 | B | B Terminal, GND $\leq \mathrm{V}_{\mathrm{B}} \leq \mathrm{V}_{\mathrm{DD}}$. |
| 10 | A | A Terminal, GND $\leq \mathrm{V}_{\mathrm{A}} \leq \mathrm{V}_{\mathrm{DD}}$. |

## AD5259

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {LOGIC }}=5.5 \mathrm{~V}, \mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$; unless otherwise noted.


Figure 6. R-INL vs. Code vs. Supply Voltage


Figure 7. R-DNL vs. Code vs. Supply Voltage


Figure 8. INL vs. Code vs. Temperature


Figure 9. DNL vs. Code vs. Temperature


Figure 10. INL vs. Supply Voltages


Figure 11. DNL vs. Code vs. Supply Voltage


Figure 12. R-INL vs. Code vs. Temperature


Figure 13. R-DNL vs. Code vs. Temperature


Figure 14. Full-Scale Error vs. Temperature


Figure 15. Zero-Scale Error vs. Temperature


Figure 16. Supply Current vs. Temperature


Figure 17. Logic Supply Current vs. Temperature vs. VDD


Figure 18. Rheostat Mode Tempco $\left(\Delta R_{A B} \times 10^{6}\right) /\left(R_{A B} \times \Delta T\right)$ vs. Code


Figure 19. Potentiometer Mode Tempco $\left(\Delta V_{w} \times 10^{6}\right) /\left(V_{w} \times \Delta T\right)$ vs. Code


Figure 20. Rwв vs. Temperature


Figure 21. Total Resistance vs. Temperature


Figure 22. Gain vs. Frequency vs. Code, $R_{A B}=5 \mathrm{k} \Omega$


Figure 23. Gain vs. Frequency vs. Code, $R_{A B}=10 \mathrm{k} \Omega$


Figure 24. Gain vs. Frequency vs. Code, $R_{A B}=50 \mathrm{k} \Omega$


Figure 25. Gain vs. Frequency vs. Code, $R_{A B}=100 \mathrm{k} \Omega$


Figure 26. $-3 d B$ Bandwidth @ Code $=0 \times 80$


Figure 27. Logic Supply Current vs. Input Voltage


Figure 28. PSRR vs. Frequency


Figure 29. Digital Feedthrough


Figure 30. Midscale Glitch, Code $0 \times 7$ F to $0 \times 80$


Figure 31. Large Signal Settling Time

## TEST CIRCUITS

Figure 32 through Figure 37 illustrate the test circuits that define the test conditions used in the product Specifications tables.


Figure 32. Test Circuit for Potentiometer Divider Nonlinearity Error (INL, DNL)


Figure 33. Test Circuit for Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL)


Figure 34. Test Circuit for Wiper Resistance


Figure 35. Test Circuit for Power Supply Sensitivity (PSS, PSSR)


Figure 36. Test Circuit for Gain vs. Frequency


Figure 37. Test Circuit for Common-Mode Leakage Current

## THEORY OF OPERATION

The AD5259 is a 256-position digitally-controlled variable resistor (VR) device. EEPROM is pre-loaded at midscale from the factory, and initial power-up is, accordingly, at midscale.

## PROGRAMMING THE VARIABLE RESISTOR

## Rheostat Operation

The nominal resistance ( $\mathrm{R}_{A B}$ ) of the RDAC between Terminal A and Terminal B is available in $5 \mathrm{k} \Omega, 10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$, and $100 \mathrm{k} \Omega$. The nominal resistance of the VR has 256 contact points accessed by the wiper terminal. The 8 -bit data in the RDAC latch is decoded to select one of 256 possible settings.


Figure 38. Rheostat Mode Configuration
The general equation determining the digitally programmed output resistance between Wiper W and Terminal B is

$$
\begin{equation*}
R_{W B}(D)=\frac{D}{256} \times R_{A B}+2 \times R_{W} \tag{1}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the binary code loaded in the 8-bit RDAC register.
$R_{A B}$ is the end-to-end resistance.
$R_{W}$ is the wiper resistance contributed by the ON resistance of each internal switch.


Figure 39. AD5259 Equivalent RDAC Circuit
In the zero-scale condition, there is a relatively low value finite wiper resistance. Care should be taken to limit the current flow between Wiper W and Terminal B in this state to a maximum pulse current of no more than 20 mA . Otherwise, degradation or destruction of the internal switch contact can occur.

Similar to the mechanical potentiometer, the resistance of the RDAC between Wiper W and Terminal A produces a digitally controlled complementary resistance, $\mathrm{R}_{\mathrm{w} .}$. The resistance value setting for $\mathrm{R}_{\mathrm{WA}}$ starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value. The general equation for this operation is

$$
\begin{equation*}
R_{W A}(D)=\frac{256-D}{256} \times R_{A B}+2 \times R_{W} \tag{2}
\end{equation*}
$$

Typical device-to-device matching is process lot dependent and may vary by up to $\pm 30 \%$. For this reason, resistance tolerance is stored in the EEPROM, enabling the user to know the actual $\mathrm{R}_{A B}$ within $0.1 \%$.

## PROGRAMMING THE POTENTIOMETER DIVIDER

 Voltage Output OperationThe digital potentiometer easily generates a voltage divider at Wiper W to Terminal B and Wiper W to Terminal A proportional to the input voltage at Terminal A to Terminal B. Unlike the polarity of $V_{D D}$ to GND, which must be positive, voltage across Terminal A to Terminal B, Wiper W to Terminal A, and Wiper W to Terminal B can be at either polarity.


Figure 40. Potentiometer Mode Configuration
If ignoring the effect of the wiper resistance for approximation, connecting the A terminal to 5 V and the B terminal to ground produces an output voltage at Wiper W to Terminal B starting at 0 V up to 1 LSB less than 5 V . The general equation defining the output voltage at $\mathrm{V}_{\mathrm{W}}$ with respect to ground for any valid input voltage applied to Terminal A and Terminal B is

$$
\begin{equation*}
V_{W}(D)=\frac{D}{256} V_{A}+\frac{256-D}{256} V_{B} \tag{3}
\end{equation*}
$$

A more accurate calculation, which includes the effect of wiper resistance, $\mathrm{V}_{\mathrm{W}}$, is

$$
\begin{equation*}
V_{W}(D)=\frac{R_{W B}(D)}{R_{A B}} V_{A}+\frac{R_{W A}(D)}{R_{A B}} V_{B} \tag{4}
\end{equation*}
$$

Operation of the digital potentiometer in the divider mode results in a more accurate operation over temperature. Unlike the rheostat mode, the output voltage is dependent mainly on the ratio of the Internal Resistors $\mathrm{R}_{\mathrm{WA}}$ and $\mathrm{R}_{\mathrm{WB}}$ and not the absolute values.

## I²C-COMPATIBLE INTERFACE

The master initiates data transfer by establishing a start condition, which is when a high-to-low transition on the SDA line occurs while SCL is high (see Figure 4). The next byte is the slave address byte, which consists of the slave address (first 7 bits) followed by an $\mathrm{R} / \overline{\mathrm{W}}$ bit (see Table 6). When the R/ $\overline{\mathrm{W}}$ bit is high, the master reads from the slave device. When the $\mathrm{R} / \overline{\mathrm{W}}$ bit is low, the master writes to the slave device.

The slave address of the part is determined by two configurable address pins, Pin AD0 and Pin AD1. The state of these two pins is registered upon power-up and decoded into a corresponding $\mathrm{I}^{2} \mathrm{C} 7$-bit address (see Table 5). The slave address corresponding to the transmitted address bits responds by pulling the SDA line low during the ninth clock pulse (this is termed the slave acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to, or read from, its serial register.

## WRITING

In the write mode, the last bit $(\mathrm{R} / \overline{\mathrm{W}})$ of the slave address byte is logic low. The second byte is the instruction byte. The first three bits of the instruction byte are the command bits (see Table 6). The user must choose whether to write to the RDAC register, EEPROM register, or activate the software write protect (see Table 7 to Table 10). The final five bits are all zeros (see Table 13 to Table 14). The slave again responds by pulling the SDA line low during the ninth clock pulse.

The final byte is the data byte MSB first. With the write protect mode, data is not stored; rather, a logic high in the LSB enables write protect. Likewise, a logic low disables write protect. The slave again responds by pulling the SDA line low during the ninth clock pulse.

## STORING/RESTORING

In this mode, only the address and instruction bytes are necessary. The last bit ( $\mathrm{R} / \overline{\mathrm{W}}$ ) of the address byte is logic low. The first three bits of the instruction byte are the command bits (see Table 6). The two choices are transfer data from RDAC to EEPROM (store), or from EEPROM to RDAC (restore). The final five bits are all zeros (see Table 13 to Table 14).

## READING

Assuming the register of interest was not just written to, it is necessary to write a dummy address and instruction byte. The instruction byte will vary depending on whether the data that is wanted is the RDAC register, EEPROM register, or tolerance register (see Table 11 and Table 16).

After the dummy address and instruction bytes are sent, a repeat start is necessary. After the repeat start, another address byte is needed, except this time the $\mathrm{R} / \overline{\mathrm{W}}$ bit is logic high. Following this address byte is the readback byte containing the information requested in the instruction byte. Read bits appear on the negative edges of the clock.

The tolerance register can be read back individually (see Table 15) or consecutively (see Table 16). Refer to the Read Modes section for detailed information on the interpretation of the tolerance bytes.

After all data bits have been read or written, a stop condition is established by the master. A stop condition is defined as a low-tohigh transition on the SDA line while SCL is high. In write mode, the master pulls the SDA line high during the tenth clock pulse to establish a stop condition (see Figure 46). In read mode, the master issues a no acknowledge for the ninth clock pulse (that is, the SDA line remains high). The master then brings the SDA line low before the tenth clock pulse, and then raises SDA high to establish a stop condition (see Figure 47).

A repeated write function gives the user flexibility to update the RDAC output a number of times after addressing and instructing the part only once. For example, after the RDAC has acknowledged its slave address and instruction bytes in the write mode, the RDAC output is updated on each successive byte until a stop condition is received. If different instructions are needed, the write/read mode has to start again with a new slave address, instruction, and data byte. Similarly, a repeated read function of the RDAC is also allowed.

## AD5259

## I²C-COMPATIBLE FORMAT

The following generic, write, read, and store/restore control registers for the AD5259 all refer to the device addresses listed in Table 5; the mode/condition reference key (S, P, SA, MA, NA, $\bar{W}, R$, and $X$ ) is listed below.
$\mathbf{S}=$ Start Condition
$\mathbf{P}=$ Stop Condition
SA = Slave Acknowledge
MA = Master Acknowledge
NA = No Acknowledge
$\overline{\mathbf{W}}=$ Write
$\mathbf{R}=$ Read
$\mathbf{X}=$ Don't Care
$\mathrm{AD1}$ and AD0 are two-state address pins.
Table 5. Device Address Lookup

| AD1 Address Pin | AD0 Address Pin | $\mathbf{I}^{2} \mathbf{C}$ Device Address |
| :--- | :--- | :--- |
| 0 | 0 | 0011000 |
| 1 | 0 | 0011010 |
| 0 | 1 | 1001100 |
| 1 | 1 | 1001110 |

## GENERIC INTERFACE

Table 6. Generic Interface Format

| S | 7-Bit Device Address <br> (See Table 5) | R/W | SA | C2 | C1 | C0 | A4 | A3 | A2 | A1 | A0 | SA | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | SA | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Slave Address Byte |  |  | Instruction Byte |  |  |  |  |  |  |  |  | Data Byte |  |  |  |  |  |  |  |  |  |

Table 7. RDAC-to-EEPROM Interface Command Descriptions

| C2 | C1 | C0 | Command Description |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | Operation Between Interface and RDAC. |
| 0 | 0 | 1 | Operation Between Interface and EEPROM. |
| 0 | 1 | 0 | Operation Between Interface and Write Protection Register. See Table 10. |
| 1 | 0 | 0 | NOP. |
| 1 | 0 | 1 | Restore EEPROM to RDAC. |
| 1 | 1 | 0 | Store RDAC to EEPROM. |

## WRITE MODES

Table 8. Writing to RDAC Register

| S | 7-Bit Device Address <br> (See Table 5) | 0 | SA | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SA | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | SA | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Slave Address Byte |  |  | Instruction Byte |  |  |  |  |  |  |  |  | Data Byte |  |  |  |  |  |  |  |  |  |

Table 9. Writing to EEPROM Register

|  | 7-Bit Device Address <br> (See Table 5) | 0 | SA | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | SA | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | SA | P |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | Slave Address Byte |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

Table 10. Activating/Deactivating Software Write Protect

| S | 7-Bit Device Address <br> (See Table 5) | 0 | SA | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | SA | 0 | 0 | 0 | 0 | 0 | 0 | 0 | WP | SA |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | P |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | Slave Address Byte |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

In order to activate the write protection mode, the WP bit in Table 10 must be logic high. To deactivate the write protection, the command must be sent again, except with the WP in logic zero state. WP is reset to the deactivated mode if power is cycled off and on.

## READ MODES

Read modes are referred to as traditional because the first two bytes for all three cases are dummy bytes, which function to place the pointer towards the correct register; this is the reason for the repeat start. Theoretically, this step can be avoided if the user reads a register previously written to. For example, if the EEPROM was just written to, the user can then skip the two dummy bytes and proceed directly to the slave address byte, followed by the EEPROM readback data.

Table 11. Traditional Readback of RDAC Register Value


Table 12. Traditional Readback of Stored EEPROM Value

| S | 7-Bit Device Address (See Table 5) | 0 | SA | 0 | 0 | 0 | 0 | 00 | - | SA | S | 7-Bit Device Address <br> (See Table 5) | 1 | SA | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NA | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Slave Address Byte |  |  | Instruction Byte |  |  |  |  |  |  |  | Slave Address Byte |  |  |  | d Ba | Back |  |  |  |  |  |  |  |
| ¢ $\uparrow^{\text {a }}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## STORE/RESTORE MODES

Table 13. Storing RDAC Value to EEPROM

| S | 7-Bit Device Address (See Table 5) | 0 | SA | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | SA | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Slave Address Byte |  |  | Instruction Byte |  |  |  |  |  |  |  |  |  |

Table 14. Restoring EEPROM to RDAC

| S-Bit Device Address |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| (See Table 5) |  |  |  |

## AD5259

## TOLERANCE READBACK MODES

Table 15. Traditional Readback of Tolerance (Individually)


| S | 7-Bit Device Address <br> (See Table 5) | 0 |  | A | 0 | 01 |  | 11 | 11 | SA | S | 7-Bit Device Address (See Table 5) | 1 | SA | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NA | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Slave Address Byte |  |  |  |  | Instruction Byte |  |  |  |  |  |  | Slave Address Byte |  |  | Decimal Byte |  |  |  |  |  |  |  |  |  |

Repeat start
Table 16.Traditional Readback of Tolerance (Consecutively)


## Calculating $R_{A B}$ Tolerance Stored in Read-Only Memory



Figure 41. Format of Stored Tolerance in Sign Magnitude Format with Bit Position Descriptions.
(Unit is Percent. Only Data Bytes are Shown.)

The AD5259 features a patented $\mathrm{R}_{\mathrm{AB}}$ tolerance storage in the nonvolatile memory. The tolerance is stored in the memory during factory production and can be read by users at any time. The knowledge of stored tolerance allows users to accurately calculate $\mathrm{R}_{\text {AB. }}$. This feature is valuable for precision, rheostat mode, and open-loop applications where knowledge of absolute resistance is critical.

The stored tolerance resides in the read-only memory and is expressed as a percentage. The tolerance is stored in two memory location bytes in sign magnitude binary form (see Figure 41).

The two EEPROM address bytes are 11110 (sign + integer) and 11111 (decimal number). The two bytes can be individually accessed with two separate commands (see Table 15). Alternatively, readback of the first byte followed by the second byte can be done in one command (see Table 16). In the latter case, the memory pointer will automatically increment from the first to the second EEPROM location (increments from 11110 to 11111) if read consecutively.

In the first memory location, the MSB is designated for the $\operatorname{sign}(0=+$ and $1=-)$ and the seven LSBs are designated for the integer portion of the tolerance. In the second memory location, all eight data bits are designated for the decimal portion of tolerance. Note the decimal portion has a limited accuracy of only $0.1 \%$. For example, if the rated $\mathrm{R}_{A B}=10 \mathrm{k} \Omega$ and the data readback from Address 11110 shows 0001 1100, and Address 11111 shows 0000 1111, then the tolerance can be calculated as

```
MSB: 0 = +
Next 7 MSB: 001 1100=28
8 LSB: 0000 1111= 15 * 2-8=0.06
Tolerance = +28.06%
Rounded Tolerance = +28.1% and therefore,
RAB_ACTUAL}=12.810 k \Omega
```


## ESD PROTECTION OF DIGITAL PINS AND RESISTOR TERMINALS

The AD5259 V ${ }_{\text {DD }}$, $\mathrm{V}_{\text {LOGIC }}$, and GND power supplies define the boundary conditions for proper 3-terminal and digital input operation. Supply signals present on Terminal A, Terminal B, and Terminal $W$ that exceed $V_{D D}$ or GND are clamped by the internal forward biased ESD protection diodes (see Figure 42). Digital Input SCL and Digital Input SDA are clamped by ESD protection diodes with respect to $\mathrm{V}_{\text {Logic }}$ and GND as shown in Figure 43.


Figure 42. Maximum Terminal Voltages Set by $V_{D D}$ and GND


Figure 43. Maximum Terminal Voltages Set by $V_{\text {LOGIC }}$ and GND

## POWER-UP SEQUENCE

Because the ESD protection diodes limit the voltage compliance at Terminal A, Terminal B, and Terminal W (see Figure 42), it is important to power GND/V $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\text {Logic }}$ before applying any voltage to Terminal A, Terminal B, and Terminal W; otherwise, the diode is forward biased, so the $V_{D D}$ and $V_{\text {LOGIC }}$ are powered unintentionally and may affect the user's circuit. The ideal powerup sequence is in the following order: GND, VDD, V ${ }_{\text {Logic }}$, digital inputs, and then $V_{A}, V_{B}, V_{w}$. The relative order of powering $V_{A}, V_{B}, V_{W}$, and the digital inputs is not important as long as they are powered after GND/VDD/V LoGic.

## LAYOUT AND POWER SUPPLY BYPASSING

It is good practice to use compact, minimum lead length layout design. The leads to the inputs should be as direct as possible with minimum conductor length. Ground paths should have low resistance and low inductance.

Similarly, it is also good practice to bypass the power supplies with quality capacitors for optimum stability. Supply leads to the device should be bypassed with disc or chip ceramic capacitors of $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$. Low ESR $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors should also be applied at the supplies to minimize any transient disturbance and low frequency ripple (see Figure 44). The digital ground should also be joined remotely to the analog ground at one point to minimize the ground bounce.


Figure 44. Power Supply Bypassing

## MULTIPLE DEVICES ON ONE BUS

The AD5259 has two configurable address pins, Pin AD0 and Pin AD1. The state of these two pins is registered upon powerup and decoded into a corresponding $I^{2} \mathrm{C}$-compatible 7 -bit address (see Table 5). This allows up to four devices on the bus to be written to or read from independently.

## EVALUATION BOARD

An evaluation board, with all necessary software, is available to program the AD5259 from any PC running Windows® 98/ 2000/ XP. The graphical user interface, as shown in Figure 45, is straightforward and easy to use. More detailed information is available in the board's user manual.


Figure 45. AD5259 Evaluation Board Software

## DISPLAY APPLICATIONS

## CIRCUITRY

A special feature of the AD5259 is its unique separation of the $\mathrm{V}_{\text {LOGIC }}$ and $\mathrm{V}_{\text {DD }}$ supply pins. The separation provides greater flexibility in applications that do not always provide needed supply voltages.

In particular, LCD panels often require a $\mathrm{V}_{\text {Сом }}$ voltage in the range of 3 V to 5 V . The circuit in Figure 46 is the rare exception in which a 5 V supply is available to power the digital potentiometer.


Figure 46. Vсом Adjustment Application
In the more common case shown in Figure 47, only analog 14.4 V and digital logic 3.3 V supplies are available. By placing discrete resistors above and below the digital potentiometer, $\mathrm{V}_{\mathrm{DD}}$ can now be tapped off the resistor string itself. Based on the chosen resistor values, the voltage at $\mathrm{V}_{\mathrm{DD}}$ in this case equals 4.8 V , allowing the wiper to be safely operated all the way up to 4.8 V . The current draw of $V_{D D}$ will not affect that node's bias because it is only on the order of microamps. V Logic is tied to the MCU's 3.3 V digital supply because $\mathrm{V}_{\text {LOGIC }}$ will draw the 35 mA which is needed when writing to the EEPROM. It would be impractical to try and source 35 mA through the $70 \mathrm{k} \Omega$ resistor, therefore, $\mathrm{V}_{\text {LoGIC }}$ is not connected to the same node as $\mathrm{V}_{\mathrm{DD}}$.

For this reason, $V_{\text {LOGIC }}$ and $V_{D D}$ are provided as two separate supply pins that can either be tied together or treated independently; $\mathrm{V}_{\text {LOGIC }}$ supplying the logic/EEPROM with power, and $V_{D D}$ biasing up the $\mathrm{A}, \mathrm{B}$, and W terminals for added flexibility.


Figure 47. Circuitry When a Separate Supply is Not Available for $V_{D D}$
For a more detailed look at this application, refer to the article, "Simple VCOM Adjustment uses any Logic Supply Voltage" in the September 30, 2004 issue of $E D N$ magazine.

## OUTLINE DIMENSIONS




Figure 48. 10-Lead Mini Small Outline Package [MSOP] (RM-10)
Dimensions shown in millimeters


Figure 49. 10-Lead Lead Frame Chip Scale Package [LFCSP_WD]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Very Thin, Dual Lead (CP-10-9)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | $\mathrm{R}_{\text {AB }}(\Omega)$ | Temperature | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD5259BRMZ5 ${ }^{1}$ | 5 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 | D4P |
| AD5259BRMZ5-R71 | 5 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 | D4P |
| AD5259BCPZ5-R71 | 5 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP_WD | CP-10-9 | D4P |
| AD5259BRMZ10 ${ }^{1}$ | 10 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 | D4Q |
| AD5259BRMZ10-R71 | 10 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 | D4Q |
| AD5259BCPZ10-R71 | 10 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP_WD | CP-10-9 | D4Q |
| AD5259BRMZ50 ${ }^{1}$ | 50 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 | D4R |
| AD5259BRMZ50-R7 ${ }^{1}$ | 50 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 | D4R |
| AD5259BCPZ50-R71 | 50 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP_WD | CP-10-9 | D4R |
| AD5259BRMZ100 ${ }^{1}$ | 100 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 | D4S |
| AD5259BRMZ100-R7 ${ }^{1}$ | 100 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead MSOP | RM-10 | D4S |
| AD5259BCPZ100-R71 <br> AD5259EVAL ${ }^{2}$ | 100 k | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Lead LFCSP_WD <br> Evaluation Board | CP-10-9 | D4S |

[^4]
## NOTES

$\square$
AD5259
NOTES

## NOTES


[^0]:    ${ }^{1}$ The terms digital potentiometer, VR (variable resistor), and RDAC are used interchangeably.

[^1]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 © 2005 Analog Devices, Inc. All rights reserved.

[^2]:    ${ }^{1}$ Typical values represent average readings at $25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.

[^3]:    ${ }^{1}$ Standard $I^{2} C$ mode operation guaranteed by design.
    ${ }^{2}$ During power-up, the output is momentarily preset to midscale before restoring EEPROM content.
    ${ }^{3}$ Delay time after power-on PRESET prior to writing new EEPROM data.
    ${ }^{4}$ Endurance is qualified to 100,000 cycles per JEDEC Std. 22 method A 117 , and is measured at $-40^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$, and $+85^{\circ} \mathrm{C}$; typical endurance at $+25^{\circ} \mathrm{C}$ is 700,000 cycles.
    ${ }^{5}$ Retention lifetime equivalent at junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)=55^{\circ} \mathrm{C}$ per JEDEC Std. 22, Method A117. Retention lifetime based on an activation energy of 0.6 eV derates with junction temperature.

[^4]:    ${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part.
    ${ }^{2}$ The evaluation board is shipped with the $10 \mathrm{k} \Omega \mathrm{R}_{A B}$ resistor option; however, the board is compatible with all available resistor value options.

